Die-Level Roadmap: Post-Isolation Domain
-
Published:2023
Abstract
The first step in die-level failure analysis is to narrow the search to a specific circuit or transistor group. Then begins the post-isolation process which entails further localizing the defect, determining its electrical, physical, and chemical properties, and examining its microstructure in order to identify the root cause of failure. This chapter assesses the tools and techniques used for those purposes and the challenges brought on by continued transistor scaling, advanced 3D packages, and new IC architectures. The areas covered include sample preparation, nanoprobing, microscopy, FIB circuit edit, and scanning probe microscopy.
Vinod Narang, Chuan Zhang, David Su, Phil Kaszuba, Steve Herschbein, Eckhard Langer, Martin von Haartman, Yu Zhu, Baohua Niu, Erwin Hendarto, Jochonia Nxumalo, Rik Otte, Keana Scott, Die-Level Roadmap: Post-Isolation Domain, Electronic Device Failure Analysis Technology Roadmap, By Electronic Device Failure Analysis Society, ASM International, 2023, p 109–129, https://doi.org/10.31399/asm.tb.edfatr.t56090109
Download citation file: