Abstract
We describe a fully integrated solution for millimeter-scale delayering of both logic and memory semiconductor devices. The flatness of the delayered device is controlled by an artificial intelligence algorithm, which uses feedback from multiple analytical detectors to control milling parameter adjustments in real time. The result is the precise removal of device layers and a highly planar surface.
This content is only available as a PDF.
Copyright © 2022 ASM International. All rights reserved.
2022
ASM International
Issue Section:
Sample Preparation and Device Deprocessing
You do not currently have access to this content.