3D package technologies like Multi-Chip Modules (MCM) and System in Package (SIP) have been in the semiconductor package industry for some time now. At the advent these technologies were mostly incorporated for digital solutions, however more recently these packaged solutions have been increasingly used for analog technologies specifically for power applications. With these packaged innovations increasingly adapted, Failure Analysis (FA) takes a central stage not just in supporting customer returned devices but also in root cause investigations leading to new product development, qualifications and ramp to market. These 3D heterogeneous packages however pose multiple newer challenges to FA compared to traditional single chip package solutions. This paper presents some of these Failure Analysis challenges encountered most commonly on analog 3D power modules and talks about possible solutions to overcome them with case studies. Further it also addresses solution that will require FA to think and adapt improved tool sets whether it’s newer solutions that market has to offer or modification to existing approach including chemical recipes, decapsulation methods, etc. to navigate these intricate packages.

This content is only available as a PDF.
You do not currently have access to this content.